

# Asterfusion 800G QSFP-DD 2SR4 Dual MPO-12 APC MMF 100m Optical Transceiver

## Features

- 8 x 106.25G PAM4 electrical modulation
- 8 x 106.25G PAM4 optical modulation
- Maximum 100m on MMF OM4/OM5
- Power consumption <14W
- Hot Pluggable QSFP-DD form factor
- Dual MPO-12 APC connector receptacle
- Internal CDR circuits on both receiver and transmitter channels
- I2C interface is supported to read and control the status of this product
- Built-in digital diagnostic functions
- Compliant with CMIS
- Operating case temperature 0°C to +70°C
- 3.3V power supply voltage
- Class 1 laser safety

## Overview

The Asterfusion QSFP-DD 800G 2SR4 100m optical transceiver is a low-power, high-density, pluggable QSFP module designed for 800 Gigabit Ethernet applications, such as short-range multi-lane data transmission. It integrates 8 data lanes in each direction, operating at  $8 \times 106.25$  Gb/s (PAM4). Each lane can achieve 106.25 Gbps, supporting distances up to 100m over MMF OM4 or OM5 with Forward Error Correction (FEC).

The module supports multimode fiber systems with a nominal wavelength of 850 nm. The optical interface uses Dual MPO-12/APC connectors. It supports digital diagnostic functions and is fully compatible with the Common Management Interface Specification (CMIS) and QSFP-DD MSA.

## Product Applications

- AI Training Fabric
- AI Inference Fabric
- Data Center Fabric
- Ethernet Storage Fabric
- HPC (High Performance Computing)
- Supercomputer
- Telecom Backbone

## Block Diagram



Figure 1 The 800G QSFP-DD 2SR4 Optical Transceiver Block Diagram

## Specifications

### Electrical Specifications

| Parameter                                                                                                | Test Point | Min                  | Typical | Max     | Units | Notes |
|----------------------------------------------------------------------------------------------------------|------------|----------------------|---------|---------|-------|-------|
| Power Consumption                                                                                        |            |                      |         | 14      | W     |       |
| Pre-FEC Bit Error Ratio (BER)<br>-                                                                       |            |                      |         | 2.4E-4  |       |       |
| Post-FEC Bit Error Ratio (BER)                                                                           |            |                      |         | 1.0E-15 |       |       |
| Data Rate Accuracy                                                                                       |            | -100                 |         | +100    | ppm   |       |
| <b>Module input (each Lane)</b>                                                                          |            |                      |         |         |       |       |
| Signaling Rate, each Lane                                                                                | TP1        | $53.125 \pm 100$ ppm |         |         | GBd   |       |
| Differential pk-pk voltage tolerance                                                                     | TP1a       | 750                  |         |         | mV    |       |
| Peak-to-peak AC common-mode voltage tolerance<br>Low-frequency, $VCM_{LF}$<br>High-frequency, $VCM_{FB}$ | TP1a       | 32<br>80             |         |         | mV    |       |
| Differential-mode to common-mode return loss,<br>$RL_{cd}$                                               | TP1        | Equation (120G-2)    |         |         | dB    |       |
| Effective return loss, ERL                                                                               | TP1        | 8.5                  |         |         | dB    |       |
| Differential termination mismatch                                                                        | TP1        |                      |         | 10      | %     |       |
| Module stressed input tolerance                                                                          | TP1a       | See 120G.3.4.3       |         |         |       | [1]   |
| Single-ended voltage tolerance range                                                                     | TP1a       | -0.4                 |         | 3.3     | V     |       |
| DC common-mode voltage tolerance                                                                         | TP1        | -350                 |         | 2850    | mV    | [2]   |
| <b>Module output (each Lane)</b>                                                                         |            |                      |         |         |       |       |
| Signaling Rate, each lane                                                                                | TP4        | 53.125               |         |         | GBd   | [3]   |

|                                                                                                 |     |                   |  |            |          |     |
|-------------------------------------------------------------------------------------------------|-----|-------------------|--|------------|----------|-----|
| Peak-to-peak AC common-mode voltage<br>Low-frequency, $V_{CM_{LF}}$<br>Full-band, $V_{CM_{FB}}$ | TP4 |                   |  | 32<br>80   | mV       |     |
| Differential peak-to-peak output voltage<br>Short mode<br>Long mode                             | TP4 |                   |  | 600<br>845 | mV<br>mV |     |
| Eye height, differential                                                                        | TP4 | 15                |  |            | mV       |     |
| Vertical eye closure                                                                            | TP4 |                   |  | 12         | dB       |     |
| Common-mode to differential-mode return loss                                                    | TP4 | Equation (120G-1) |  |            | dB       |     |
| Effective return loss, ERL                                                                      | TP4 | 8.5               |  |            | dB       |     |
| Differential termination mismatch                                                               | TP4 |                   |  | 10         | %        |     |
| Transition time (20% to 80%)                                                                    | TP4 | 8.5               |  |            | ps       |     |
| DC common-mode output voltage                                                                   | TP4 | -350              |  | 2850       | mV       | [2] |

Notes:

1. Meets BER specified in 120G.1.1.
2. DC common-mode voltage generated by the host. Specification includes effects of ground offset voltage.
3. The signaling rate range is derived from the PMD receiver input.

## Optical Characteristics

| Parameter            | Symbol      | Min                 | Typical | Max | Units | Notes |
|----------------------|-------------|---------------------|---------|-----|-------|-------|
| Center Wavelength    | $\lambda_c$ | 844                 | 850     | 863 | nm    |       |
| <b>Transmitter</b>   |             |                     |         |     |       |       |
| Data Rate, each Lane |             | $53.125 \pm 50$ ppm |         |     | GBd   |       |
| Modulation Format    |             | PAM4                |         |     |       |       |
| RMS spectral width   |             |                     |         | 0.6 | nm    | [1]   |

|                                                                                                                                               |           |                                                                                 |  |                        |       |     |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------|--|------------------------|-------|-----|
| Average Launch Power, each Lane                                                                                                               | $P_{AVG}$ | -4.6                                                                            |  | 4                      | dBm   | [2] |
| Outer Optical Modulation Amplitude ( $OMA_{outer}$ ), each Lane for $\max(TECQ, TDECQ) \leq 1.8$ dB for $1.8 < \max(TECQ, TDECQ) \leq 4.4$ dB | $P_{OMA}$ | -2.6<br>$-4.4 + \max(TECQ, TDECQ)$                                              |  | 3.5                    | dBm   |     |
| Transmitter and Dispersion Eye Closure for PAM4, each Lane                                                                                    | $TDECQ$   |                                                                                 |  | 4.4                    | dB    |     |
| Transmitter and Dispersion Eye Closure for PAM4, each Lane                                                                                    | $TECQ$    |                                                                                 |  | 4.4                    | dB    |     |
| Extinction Ratio                                                                                                                              | ER        | 2.5                                                                             |  |                        | dB    |     |
| $RIN_{14OMA}$                                                                                                                                 | RIN       |                                                                                 |  | -132                   | dB/Hz |     |
| Optical Return Loss Tolerance                                                                                                                 | TOL       |                                                                                 |  | 14                     | dB    |     |
| Transmitter Transition Time                                                                                                                   |           |                                                                                 |  | 17                     | ps    |     |
| Average Launch Power of OFF Transmitter, each Lane                                                                                            | $P_{off}$ |                                                                                 |  | -30                    | dBm   |     |
| Encircled flux                                                                                                                                |           | $\geq 86\% \text{ at } 19\mu\text{m}$<br>$\leq 30\% \text{ at } 4.5\mu\text{m}$ |  |                        |       | [3] |
| <b>Receiver</b>                                                                                                                               |           |                                                                                 |  |                        |       |     |
| Data Rate, each Lane                                                                                                                          |           | $53.125 \pm 100$ ppm                                                            |  |                        | GBd   |     |
| Modulation Format                                                                                                                             |           | PAM4                                                                            |  |                        |       |     |
| Damage Threshold, each Lane                                                                                                                   | $TH_d$    | 5                                                                               |  |                        | dBm   | [4] |
| Center Wavelength                                                                                                                             |           | 842                                                                             |  | 948                    | nm    |     |
| Average Receive Power, each Lane                                                                                                              |           | -6.4                                                                            |  | 4                      | dBm   | [5] |
| Receive Power ( $OMA_{outer}$ ), each Lane                                                                                                    |           |                                                                                 |  | 3.5                    | dBm   |     |
| Receiver Sensitivity ( $OMA_{outer}$ ), each Lane for $TECQ \leq 1.8$ dB for $1.8 < TDECQ \leq 4.4$ dB                                        | SEN       |                                                                                 |  | -4.6,<br>$-6.4 + TECQ$ | dBm   |     |

|                                                                     |                |     |  |       |     |   |
|---------------------------------------------------------------------|----------------|-----|--|-------|-----|---|
| Stressed Receiver Sensitivity<br>(OMA <sub>outer</sub> ), each Lane | SRS            |     |  | -2.0  | dBm | F |
| Receiver Reflectance                                                | R <sub>R</sub> |     |  | -15   | dB  |   |
| LOS Assert                                                          | LOSA           | -30 |  | -10.6 | dBm |   |
| LOS De-assert                                                       | LOSD           |     |  | -7.6  | dBm |   |
| LOS Hysteresis                                                      | LOSH           | 0.5 |  |       | dB  |   |
| <b>Stressed Conditions for Stress Receiver Sensitivity [7]</b>      |                |     |  |       |     |   |
| Stressed Eye Closure for PAM4<br>(SECQ), Lane under Test            |                | 4.4 |  |       | dB  |   |
| OMA <sub>outer</sub> of each aggressor lane                         |                | 3.5 |  |       | dBm |   |

**Note:**

1. RMS spectral width is the standard deviation of the spectrum.
2. Average launch power, each lane (min) is informative and not the principal indicator of signal strength. A transmitter with launch power below this value cannot be compliant; however, a value above this does not ensure compliance.
3. If measured into type A1a.2 or type A1a.3, or A1a.4, 50um fiber, in accordance with IEC 61280-1-4.
4. The receiver shall be able to tolerate, without damage, continuous exposure to a modulated optical input signal having this power level on one lane. The receiver does not have to operate correctly at this input power.
5. Average receive power, each lane (min) is informative and not the principal indicator of signal strength. A received power below this value cannot be compliant; however, a value above this does not ensure compliance.
6. Measured with conformance test signal at TP3 for the BER equal to  $2.4 \times 10^{-4}$ .
7. These test conditions are for measuring stressed receiver sensitivity. They are not characteristics of the receiver.



Figure 2 Recommended power supply filter

## Optical Interface Lanes and Assignment

The optical interface port is a Dual MPO-12 APC receptacle. The transmit and receive optical lanes shall occupy the positions depicted in Figure 5.



Figure 3 Optical Receptacle and Channel Orientation

## Absolute Maximum Ratings

| Parameter                            | Symbol          | Min  | Max | Units | Notes |
|--------------------------------------|-----------------|------|-----|-------|-------|
| Storage Temperature                  | T <sub>S</sub>  | -40  | 85  | °C    |       |
| Operating Case Temperature           | T <sub>OP</sub> | 0    | 70  | °C    |       |
| Power Supply Voltage                 | V <sub>CC</sub> | -0.5 | 3.6 | V     |       |
| Relative Humidity (non-condensation) | RH              | 0    | 85  | %     |       |

## Recommended Operating Conditions

| Parameter                  | Symbol          | Min   | Typical | Max   | Units | Notes |
|----------------------------|-----------------|-------|---------|-------|-------|-------|
| Operating Case Temperature | T <sub>OP</sub> | 0     |         | 70    | °C    |       |
| Power Supply Voltage       | V <sub>CC</sub> | 3.135 | 3.3     | 3.465 | V     |       |
| Data Rate, each Lane       |                 |       | 53.125  |       | GBd   | PAM4  |
| Link Distance              | D               |       |         | 100   | m     | [1]   |

Note:

1. FEC required on host system to support maximum distance.

## PIN Description

The electrical interface of QSFP112-DD module consists of 76 contacts edge connectors. It complies with the QSFP-DD MSA Specification.

## QSFP112-DD Pin Description

| Pin# | Symbol | Description                         | Logic | Direction       | Plug Sequence |
|------|--------|-------------------------------------|-------|-----------------|---------------|
| 1    | GND    | Ground                              |       |                 | 1B            |
| 2    | TX2n   | Transmitter Inverted Data Input     | CML-I | Input from Host | 3B            |
| 3    | TX2p   | Transmitter Non-Inverted Data Input | CML-I | Input from Host | 3B            |
| 4    | GND    | Ground                              |       |                 | 1B            |
| 5    | TX4n   | Transmitter Inverted Data Input     | CML-I | Input from Host | 3B            |

|    |              |                                     |            |                    |    |
|----|--------------|-------------------------------------|------------|--------------------|----|
| 6  | TX4p         | Transmitter Non-Inverted Data Input | CML-I      | Input from Host    | 3B |
| 7  | GND          | Ground                              |            |                    | 1B |
| 8  | ModSelL      | Module Select                       | LVTTL-I    | Input from Host    | 3B |
| 9  | ResetL       | Module Reset                        | LVTTL-I    | Input from Host    | 3B |
| 10 | VccRx        | +3.3V Power Supply Receiver         |            | Power from Host    | 2B |
| 11 | SCL          | TWI serial interface clock          | LVCMOS-I/O | Bi-directional     | 3B |
| 12 | SDA          | TWI serial interface data           | LVCMOS-I/O | Bi-directional     | 3B |
| 13 | GND          | Ground                              |            |                    | 1B |
| 14 | Rx3p         | Receiver Non-Inverted Data Output   | CML-O      | Output to Host     | 3B |
| 15 | Rx3n         | Receiver Inverted Data Output       | CML-O      | Output to Host     | 3B |
| 16 | GND          | Ground                              |            |                    | 1B |
| 17 | Rx1p         | Receiver Non-Inverted Data Output   | CML-O      | Output to Host     | 3B |
| 18 | Rx1n         | Receiver Inverted Data Output       | CML-O      | Output to Host     | 3B |
| 19 | GND          | Ground                              |            |                    | 1B |
| 20 | GND          | Ground                              |            |                    | 1B |
| 21 | Rx2n         | Receiver Inverted Data Output       | CML-O      | Output to Host     | 3B |
| 22 | Rx2p         | Receiver Non-Inverted Data Output   | CML-O      | Output to Host     | 3B |
| 23 | GND          | Ground                              |            |                    | 1B |
| 24 | Rx4n         | Receiver Inverted Data Output       | CML-O      | Output to Host     | 3B |
| 25 | Rx4p         | Receiver Non-Inverted Data Output   | CML-O      | Output to Host     | 3B |
| 26 | GND          | Ground                              | CML-O      |                    | 1B |
| 27 | ModPrsL      | Module Present                      | LVTTL-O    | Output from Module | 3B |
| 28 | IntL/RxLOS   | Interrupt/optional RxLOS            | LVTTL-O    | Output from Module | 3B |
| 29 | VccTx        | +3.3V Power supply transmitter      |            | Power from Host    | 2B |
| 30 | Vcc1         | +3.3V Power supply                  |            | Power from Host    | 2B |
| 31 | LPMode/TxDis | Low Power mode/optional Tx Disable  | LVTTL-I    | Input from Host    | 3B |
| 32 | GND          | Ground                              |            |                    | 1B |
| 33 | Tx3p         | Transmitter Non-Inverted Data Input | CML-I      | Input from Host    | 3B |
| 34 | Tx3n         | Transmitter Inverted Data Input     | CML-I      | Input from Host    | 3B |
| 35 | GND          | Ground                              |            |                    | 1B |
| 36 | Tx1p         | Transmitter Non-Inverted Data Input | CML-I      | Input from Host    | 3B |

|    |        |                                       |              |                 |    |
|----|--------|---------------------------------------|--------------|-----------------|----|
| 37 | Tx1n   | Transmitter Inverted Data Input       | CML-I        | Input from Host | 3B |
| 38 | GND    | Ground                                |              |                 | 1B |
| 39 | GND    | Ground                                |              |                 | 1A |
| 40 | Tx6n   | Transmitter Inverted Data Input       | CML-I        | Input from Host | 3A |
| 41 | Tx6p   | Transmitter Non-Inverted Data Input   | CML-I        | Input from Host | 3A |
| 42 | GND    | Ground                                |              |                 | 1A |
| 43 | Tx8n   | Transmitter Inverted Data Input       | CML-I        | Input from Host | 3A |
| 44 | Tx8p   | Transmitter Non-Inverted Data Input   | CML-I        | Input from Host | 3A |
| 45 | GND    | Ground                                |              |                 | 1A |
| 46 | P/VS4  | Programmable/Module Vendor Specific 4 | LVCMOS/CML-I |                 | 3A |
| 47 | P/VS1  | Programmable/Module Vendor Specific 1 | LVCMOS/CML-I |                 | 3A |
| 48 | VccRx1 | 3.3V Power Supply                     |              |                 | 2A |
| 49 | P/VS2  | Programmable/Module Vendor Specific 2 | LVCMOS/CML-O |                 | 3A |
| 50 | P/VS3  | Programmable/Module Vendor Specific 3 | LVCMOS/CML-O |                 | 3A |
| 51 | GND    | Ground                                |              |                 | 1A |
| 52 | Rx7p   | Receiver Non-Inverted Data Output     | CML-O        | Output to Host  | 3A |
| 53 | Rx7n   | Receiver Inverted Data Output         | CML-O        | Output to Host  | 3A |
| 54 | GND    | Ground                                |              |                 | 1A |
| 55 | Rx5p   | Receiver Non-Inverted Data Output     | CML-O        | Output to Host  | 3A |
| 56 | Rx5n   | Receiver Inverted Data Output         | CML-O        | Output to Host  | 3A |
| 57 | GND    | Ground                                |              |                 | 1A |
| 58 | GND    | Ground                                |              |                 | 1A |
| 59 | Rx6n   | Receiver Inverted Data Output         | CML-O        | Output to Host  | 3A |
| 60 | Rx6p   | Receiver Non-Inverted Data Output     | CML-O        | Output to Host  | 3A |
| 61 | GND    | Ground                                |              |                 | 1A |
| 62 | Rx8n   | Receiver Inverted Data Output         | CML-O        | Output to Host  | 3A |
| 63 | Rx8p   | Receiver Non-Inverted Data Output     | CML-O        | Output to Host  | 3A |

|    |            |                                         |          |                 |    |
|----|------------|-----------------------------------------|----------|-----------------|----|
| 64 | GND        | Ground                                  |          |                 | 1A |
| 65 | NC         | No Connect                              |          |                 | 3A |
| 66 | Reserved   | For future use                          |          |                 | 3A |
| 67 | VccTx1     | 3.3V Power Supply                       |          | Power from Host | 2A |
| 68 | Vcc2       | 3.3V Power Supply                       |          | Power from Host | 2A |
| 69 | ePPS/Clock | 1PPS PTP clock or reference clock input | LVCMOS-I |                 | 3A |
| 70 | GND        | Ground                                  |          |                 | 1A |
| 71 | Tx7p       | Transmitter Non-Inverted Data Input     | CML-I    | Input from Host | 3A |
| 72 | Tx7n       | Transmitter Inverted Data Input         | CML-I    | Input from Host | 3A |
| 73 | GND        | Ground                                  |          |                 | 1A |
| 74 | Tx5p       | Transmitter Non-Inverted Data Input     | CML-I    | Input from Host | 3A |
| 75 | Tx5n       | Transmitter Inverted Data Input         | CML-I    | Input from Host | 3A |
| 76 | GND        | Ground                                  |          |                 | 1A |





Figure 4 Electrical Pin-out Details

## QSFP112-DD Control Signals

| Name         | Direction      | Description                                                                                                                                                                                                          |
|--------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCL          | Bi-Directional | 2-wire serial clock signal. Requires pull-up resistor to 3.3V on host.                                                                                                                                               |
| SDA          | Bi-Directional | 2-wire serial data signal. Requires pull-up resistor to 3.3V on host.                                                                                                                                                |
| ModSell      | Input          | Input signal that be pulled to Vcc in modules<br>. When held low by host, the module responds to TWI communication commands<br>. When held high by host, the module shall not respond to TWI communication commands. |
| ResetL       | Input          | ResetL shall be pulled to Vcc in the module. A low level on it for longer than t_Reset_init initiates a complete module reset.                                                                                       |
| LPMODE/TxDis | Input          | Input signal from host with active high logic. Only support behaving as LPMODE.                                                                                                                                      |
| ModPrsL      | Output         | ModPrsL shall be pulled up to Vcc host and pulled low in the module<br>. When the module is inserted, it's asserted "Low"<br>. When the module is absent, it's deasserted "High".                                    |

|             |        |                                                                                                                                                                |
|-------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IntL/RxLOSL | Output | Active-low, open-collector output signal from module<br>· Only support behaving as IntL<br>· When IntL is asserted Low, it indicates a change in module state. |
|-------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|

## Digital Diagnostic Specification

| Parameter                               | Symbol       | Min  | Max  | Units | Notes                            |
|-----------------------------------------|--------------|------|------|-------|----------------------------------|
| Temperature monitor absolute error      | DMI_Temp     | -3   | +3   | °C    | Over operating temperature range |
| Supply voltage monitor absolute error   | DMI_VCC      | -0.1 | 0.1  | V     | Over full operating range        |
| Channel RX power monitor absolute error | DMI_RX_Ch    | -2   | 2    | dB    | [1]                              |
| Channel Bias current monitor            | DMI_Ibias_Ch | -10% | +10% | mA    |                                  |
| Channel TX power monitor absolute error | DMI_TX_Ch    | -2   | 2    | dB    | [1]                              |

Notes:

1. Due to measurement accuracy of different single mode fibers, there could be an additional +/-1 dB fluctuation, or a +/- 3 dB total accuracy.

## Regulatory Compliance

Asterfusion OT-800G-QDD-2SR4 transceivers are Class 1 Laser Products. They are certified per the following standards:

| Feature      | Standard                                                                                                                                                                             |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Laser Safety | IEC 60825-1:2014 (3 <sup>rd</sup> Edition)<br>FDA 21 CFR 1040.10 and 1040.11 except for conformance with IEC 60825-1 Ed. 3., as described in Laser Notice No. 56, dated May 8, 2019. |

### References

1. QSFP-DD MSA Specification
2. CMIS

## ESD

This transceiver is specified as ESD (Electrostatic Discharge) threshold 1kV for high-speed data pins and 2kV for all other electrical input pins, tested per MIL-STD-883, Method 3015.4 / JESD22-A114-A (HBM). However, normal ESD precautions are still required during the handling of this module. This transceiver is shipped in ESD protective packaging. It should be removed from the packaging and handled only in an ESD protected environment.

## Order Information

| Part Number      | Description                                                        |
|------------------|--------------------------------------------------------------------|
| OT-800G-QDD-2SR4 | 800G, QSFP-DD, 2SR4, Dual MPO-12/APC, 850nm MMF, 100m OM4/OM5, 14W |

## Warranty and Service Support

Asterfusion optical transceivers come with 2-year Basic H/W service and warranty, preloaded perpetual licensed AsterNOS and 1-year AsterNOS upgrade subscription.

To acquire more info about company, products, and solutions: [www.cloudswit.ch](http://www.cloudswit.ch)  
Sales: [bd@cloudswit.ch](mailto:bd@cloudswit.ch)  
Business Hotline: +86-0512-62982976